<html>
<head>
<meta http-equiv="Content-Type" content="text/html; charset=us-ascii">
<style type="text/css" style="display:none;"> P {margin-top:0;margin-bottom:0;} </style>
</head>
<body dir="ltr">
<div style="font-family: Calibri, Arial, Helvetica, sans-serif; font-size: 12pt; color: rgb(0, 0, 0);">
Hi Vincenzo,</div>
<div style="font-family: Calibri, Arial, Helvetica, sans-serif; font-size: 12pt; color: rgb(0, 0, 0);">
<br>
</div>
<div style="font-family: Calibri, Arial, Helvetica, sans-serif; font-size: 12pt; color: rgb(0, 0, 0);">
That is correct, we are looking into some sort of chiller. Since the flow rates for RICH cooling are so high, we considering the possibility that this system may need to be designed from scratch to be able to meet the requirements in what RICH needs.</div>
<div style="font-family: Calibri, Arial, Helvetica, sans-serif; font-size: 12pt; color: rgb(0, 0, 0);">
<br>
</div>
<div style="font-family: Calibri, Arial, Helvetica, sans-serif; font-size: 12pt; color: rgb(0, 0, 0);">
We will also take into consideration the possibility of condensation on the piping as a result of cooling the air.</div>
<div style="font-family: Calibri, Arial, Helvetica, sans-serif; font-size: 12pt; color: rgb(0, 0, 0);">
<br>
</div>
<div style="font-family: Calibri, Arial, Helvetica, sans-serif; font-size: 12pt; color: rgb(0, 0, 0);">
Best regards,</div>
<div style="font-family: Calibri, Arial, Helvetica, sans-serif; font-size: 12pt; color: rgb(0, 0, 0);">
Tyler<br>
</div>
<div id="appendonsend"></div>
<hr style="display:inline-block;width:98%" tabindex="-1">
<div id="divRplyFwdMsg" dir="ltr"><font face="Calibri, sans-serif" style="font-size:11pt" color="#000000"><b>From:</b> Vincenzo Lucherini <Vincenzo.Lucherini@lnf.infn.it><br>
<b>Sent:</b> Monday, September 30, 2019 3:22 AM<br>
<b>To:</b> Tyler Lemon <tlemon@jlab.org><br>
<b>Cc:</b> George Jacobs <jacobsg@jlab.org>; Tomassini Sandro <sandro.tomassini@lnf.infn.it>; dsg-rich@jlab.org <dsg-rich@jlab.org><br>
<b>Subject:</b> Re: [Dsg-rich] [EXTERNAL] RICH electronics</font>
<div> </div>
</div>
<div class="BodyFragment"><font size="2"><span style="font-size:11pt;">
<div class="PlainText">do you mean to insert a "chiller"?<br>
That would be a good thing, but one must carefully study it in order to <br>
avoid any condensation of water vapor in the piping inside the <br>
Electronic Panel.<br>
<br>
Il 2019-09-27 20:25 Tyler Lemon ha scritto:<br>
> Hi Sandro,<br>
> <br>
> In addition to what George mentioned, DSG is also looking into the<br>
> concept of an externally-cooled compressor system that would be able<br>
> to provide cooled air to RICH, increasing the current compressors'<br>
> cooling capabilities. Depending on what we find, such a system may<br>
> allow us to cool two RICH sectors with one compressor.<br>
> <br>
> Once we have any other information on how this could be done, we will<br>
> distribute the info to the RICH collaboration.<br>
> <br>
> Best regards,<br>
> Tyler<br>
> <br>
> -------------------------<br>
> <br>
> FROM: Dsg-rich <dsg-rich-bounces@jlab.org> on behalf of George Jacobs<br>
> <jacobsg@jlab.org><br>
> SENT: Friday, September 27, 2019 1:37 PM<br>
> TO: Tomassini Sandro <sandro.tomassini@lnf.infn.it>;<br>
> dsg-rich@jlab.org <dsg-rich@jlab.org><br>
> SUBJECT: Re: [Dsg-rich] [EXTERNAL] RICH electronics<br>
> <br>
> Hi Sandro,<br>
> <br>
> If I remember correctly, each line is currenly supplied by it's own<br>
> rotameter. So, if you want to do this, you must contact the Hall B<br>
> Engineer. He is the system owner. He is in charge of the system. You<br>
> may or may not need a TOSP for this, but that is up to Hall B.<br>
> <br>
> There are other things you can do to improve cooling efficiency. For<br>
> example, cable routing inside the e-panel should be improved in the<br>
> next RICH sector. Another, would be exploring the use of finned<br>
> plastic heat sinks on the components to increase the surface area to<br>
> be cooled.<br>
> <br>
> Cheers,<br>
> George<br>
> <br>
> --<br>
> George Jacobs<br>
> Jefferson Lab (TJNAF)<br>
> STE 12<br>
> 12000 Jefferson Ave.<br>
> Newport News, VA 23606<br>
> (office) 757-269-7021<br>
> (email) jacobsg@jlab.org<br>
> <br>
> -------------------------<br>
> <br>
> FROM: Dsg-rich <dsg-rich-bounces@jlab.org> on behalf of Tomassini<br>
> Sandro <sandro.tomassini@lnf.infn.it><br>
> SENT: Friday, September 27, 2019 5:03 AM<br>
> TO: dsg-rich@jlab.org <dsg-rich@jlab.org><br>
> SUBJECT: Re: [Dsg-rich] [EXTERNAL] RICH electronics<br>
> <br>
> Hi All,<br>
> inside the rich e-panel there are two air manifolds but I do not<br>
> remember if we have the possibility to adjust the flow separately.<br>
> What might be interesting to test is to change the flow in the two<br>
> manifolds separately in order to find the best setup that minimizes<br>
> the flow towards the detector keeping a good safety margin on the max<br>
> temperatures on the electronic boards.<br>
> May be I am dreaming...<br>
> George is this possible in your opinion?<br>
> Hope to see you soon<br>
> <br>
> Many thanks<br>
> <br>
> Sandro<br>
> <br>
> Il 24/09/2019 14:23, Tyler Lemon ha scritto:<br>
> <br>
>> Hello,<br>
>> <br>
>> From Ben and Mateo's reply, it seems the goal of the test should be<br>
>> to keep the same temperatures in RICH as previous running periods.<br>
>> <br>
>> Ideally, the test would involve finding what airflow settings are<br>
>> required to maintain ~65 C in RICH FPGAs. It may be that 900 slm is<br>
>> actually required to keep temperatures in the appropriate range.<br>
>> <br>
>> At a bare minimum, the tests should involve adjusting compressor<br>
>> settings with the goal of maintaining 900 slm total flow. For this,<br>
>> RICH electronics can be left off since the airflow measurements<br>
>> would be the indicator of test results.<br>
>> <br>
>> It is as Marco said, we never tried to optimize the cooling system.<br>
>> These tests would be the only way to see what is actually needed to<br>
>> cool RICH and to see whether the current cooling system could even<br>
>> provide enough flow for two RICH sectors.<br>
>> <br>
>> - Tyler<br>
>> <br>
>> -------------------------<br>
>> <br>
>> FROM: Marco Mirazita <Marco.Mirazita@lnf.infn.it><br>
>> SENT: Tuesday, September 24, 2019 4:18 AM<br>
>> TO: Amrit Yegneswaran <yeg@jlab.org><br>
>> CC: Benjamin Raydo <braydo@jlab.org>; Tyler Lemon<br>
>> <tlemon@jlab.org>; dsg-rich <dsg-rich@jlab.org><br>
>> SUBJECT: Re: [Dsg-rich] [EXTERNAL] RICH electronics<br>
>> <br>
>> Hi all,<br>
>> let me make a couple of remarks.<br>
>> <br>
>> 1) The temperature limits were set to ensure a safe operation of<br>
>> the<br>
>> whole system, which, as Ben said, includes not just the FPGA, but<br>
>> cables, MAROC, external temperature close to TOF, etc. I don't want<br>
>> to<br>
>> change these limits unless strictly necessary and only if with no<br>
>> risk<br>
>> for the detectors.<br>
>> However, we know that the current running conditions are mostly<br>
>> driven<br>
>> by one FPGA which is producing more heat (its temperature is about<br>
>> 2 or<br>
>> 3 degrees higher than the neighbors) and by chance it is also in<br>
>> the<br>
>> hottest spot of the panel.<br>
>> <br>
>> 2) The cooling system was originally designed to be able to feed<br>
>> two<br>
>> RICH modules with one compressor, in case of failure of the other<br>
>> one.<br>
>> We are now far from this situation. We run one RICH with 900 slm<br>
>> with a<br>
>> maximum of 1200 slm per compressor. But we never attempted a real<br>
>> optimization of the air flow. For example, the lower line is<br>
>> flowing<br>
>> less air than the upper one, while I would expect the opposite.<br>
>> <br>
>> For these reasons, I think there could be room to optimize the<br>
>> running<br>
>> conditions and get closer to the original design.<br>
>> But let me stress again that this optimization must ensure to stay<br>
>> within the safety limits.<br>
>> <br>
>> Best regards,<br>
>> Marco<br>
>> <br>
>> Il 2019-09-24 04:12 Amrit Yegneswaran ha scritto:<br>
>>> given ben's last sentence<br>
>>> <br>
>>> (highlighted; i guess "it" in the sentence refers to "the<br>
>>> temperature" as does "that".<br>
>>> from which we have it = that => i = hat or i =tha, aah the<br>
>> pronouns<br>
>>> they are precious!)<br>
>>> <br>
>>> anyway i'm now very confused about the planned test and the<br>
>> intent<br>
>>> thereof?<br>
>>> <br>
>>> are we thinking reducing the airflow from ~950 slm will reduce<br>
>> the<br>
>>> temperature below 65c?<br>
>>> pardon my obtuseness.<br>
>>> <br>
>>> so what mods are you conjuring up tyler?<br>
>>> <br>
>>> -------------------------<br>
>>> <br>
>>> FROM: Benjamin Raydo <braydo@jlab.org><br>
>>> SENT: Monday, September 23, 2019 5:33 PM<br>
>>> TO: Tyler Lemon <tlemon@jlab.org>; Amrit Yegneswaran<br>
>> <yeg@jlab.org>;<br>
>>> Marco Mirazita <Marco.Mirazita@lnf.infn.it><br>
>>> CC: dsg-rich <dsg-rich@jlab.org><br>
>>> SUBJECT: Re: [Dsg-rich] [EXTERNAL] RICH electronics<br>
>>> <br>
>>> Hi Tyler,<br>
>>> <br>
>>> Matteo is correct about the temperature limit of 85C to respect<br>
>> the<br>
>>> FPGA timing constraints, but we also have fiber cables running<br>
>> close<br>
>>> to those parts that are rated for 80C (I'd expect some<br>
>> deformation<br>
>>> possible if we go above this for a long period).<br>
>>> <br>
>>> Can we set a safe limit of 75C for any reported FPGA temperature<br>
>> for<br>
>>> your tests (short term limit: <1hr)? If your tests need to run in<br>
>> such<br>
>>> a way that you want a higher limit, let us discuss again if you<br>
>> don't<br>
>>> mind. For long term it would be great to keep it as low as<br>
>> possible<br>
>>> and for the moment I believe we've been running with the hottest<br>
>> FPGA<br>
>>> temp to be around 65C so don't want to see that increase<br>
>> significantly<br>
>>> if there are any changes to the cooling.<br>
>>> <br>
>>> Hope that helps.<br>
>>> <br>
>>> Thanks,<br>
>>> Ben<br>
>>> <br>
>>> -------------------------<br>
>>> <br>
>>> FROM: Tyler Lemon <tlemon@jlab.org><br>
>>> SENT: Monday, September 23, 2019 4:59 PM<br>
>>> TO: Amrit Yegneswaran <yeg@jlab.org>; Marco Mirazita<br>
>>> <Marco.Mirazita@lnf.infn.it>; Benjamin Raydo <braydo@jlab.org><br>
>>> CC: dsg-rich <dsg-rich@jlab.org><br>
>>> SUBJECT: Re: [Dsg-rich] [EXTERNAL] RICH electronics<br>
>>> <br>
>>> Hi Ben,<br>
>>> <br>
>>> In October, we're planning on doing some testing to optimize<br>
>> RICH's<br>
>>> cooling system and see what would needed to modify the system to<br>
>> cool<br>
>>> two RICH sectors.<br>
>>> <br>
>>> With respect to the RICH readout electronics, FPGAs, and their<br>
>>> timing, are there any temperature limits we should take into<br>
>>> consideration when testing the cooling system?<br>
>>> <br>
>>> Thanks,<br>
>>> Tyler<br>
>>> <br>
>>> -------------------------<br>
>>> <br>
>>> FROM: Amrit Yegneswaran <yeg@jlab.org><br>
>>> SENT: Monday, September 23, 2019 4:48 PM<br>
>>> TO: Tyler Lemon <tlemon@jlab.org>; Marco Mirazita<br>
>>> <Marco.Mirazita@lnf.infn.it><br>
>>> CC: dsg-rich <dsg-rich@jlab.org><br>
>>> SUBJECT: Re: [Dsg-rich] [EXTERNAL] RICH electronics<br>
>>> <br>
>>> tyler<br>
>>> address fpga temp issue with ben.<br>
>>> i believe 60c is right at the edge of timing issues, not sure.<br>
>>> -------------------------<br>
>>> <br>
>>> FROM: Dsg-rich <dsg-rich-bounces@jlab.org> on behalf of Tyler<br>
>> Lemon<br>
>>> <tlemon@jlab.org><br>
>>> SENT: Monday, September 23, 2019 3:11 PM<br>
>>> TO: Marco Mirazita <Marco.Mirazita@lnf.infn.it><br>
>>> CC: dsg-rich <dsg-rich@jlab.org><br>
>>> SUBJECT: Re: [Dsg-rich] [EXTERNAL] RICH electronics<br>
>>> <br>
>>> Hi Marco,<br>
>>> <br>
>>> Looking back at EP temperatures during steady operations (I<br>
>> picked<br>
>>> 3/10/2019 to 3/31/2019), Hardware Interlock RTDs were ~40 deg C<br>
>> and<br>
>>> FPGA temperatures were ~60 deg C.<br>
>>> <br>
>>> Is there a temperature increase that would be considered<br>
>> acceptable?<br>
>>> For example if the FPGA temperatures were ~70 deg C rather than<br>
>> ~60<br>
>>> deg C?<br>
>>> <br>
>>> The first test should be determining what flow rate is actually<br>
>>> needed to maintain EP temperatures in that acceptable range with<br>
>> all<br>
>>> RICH electronics on.<br>
>>> <br>
>>> -Tyler<br>
>>> <br>
>>> -------------------------<br>
>>> <br>
>>> FROM: Marco Mirazita <Marco.Mirazita@lnf.infn.it><br>
>>> SENT: Monday, September 23, 2019 9:01 AM<br>
>>> TO: Tyler Lemon <tlemon@jlab.org><br>
>>> CC: dsg-rich <dsg-rich@jlab.org><br>
>>> SUBJECT: Re: [Dsg-rich] [EXTERNAL] RICH electronics<br>
>>> <br>
>>> Hi Tyler,<br>
>>> sorry, I had in mind that the replacement of the PT was scheduled<br>
>> for<br>
>>> <br>
>>> last Wednesday.<br>
>>> <br>
>>> The tests we have in mind to optimize the cooling system is<br>
>> basically<br>
>>> <br>
>>> what you said. But we still have to make a plan of the specific<br>
>>> measurements we need. We will do this plan in the next weeks.<br>
>>> Any suggestion from you and the DSG is welcome.<br>
>>> <br>
>>> Best regards,<br>
>>> Marco<br>
>>> <br>
>>> Il 2019-09-20 20:46 Tyler Lemon ha scritto:<br>
>>> > Hi Marco,<br>
>>> ><br>
>>> > The PT replacement has not been completed. It is scheduled for<br>
>> next<br>
>>> > Wednesday September 25.<br>
>>> ><br>
>>> > As for the visit to optimize RICH running conditions, I will<br>
>> not be<br>
>>> > at work for at least part of the week of October 21 to October<br>
>> 25,<br>
>>> > however there should be other people from DSG that would be<br>
>> able to<br>
>>> > help.<br>
>>> ><br>
>>> > What tests are being planned for the visit? Would it<br>
>> essentially be<br>
>>> > varying the settings of the cooling system (flow rate, buffer<br>
>> tank<br>
>>> > pressure, compressor output pressure) and seeing how the<br>
>>> temperature<br>
>>> > within RICH is affected?<br>
>>> ><br>
>>> > Best regards,<br>
>>> > Tyler<br>
>>> ><br>
>>> > -------------------------<br>
>>> ><br>
>>> > FROM: Marco Mirazita <Marco.Mirazita@lnf.infn.it><br>
>>> > SENT: Friday, September 20, 2019 12:21 PM<br>
>>> > TO: Tyler Lemon <tlemon@jlab.org><br>
>>> > CC: dsg-rich <dsg-rich@jlab.org>; Valery Kubarovsky<br>
>> <vpk@jlab.org>;<br>
>>> > marco contalbrigo <mcontalb@fe.infn.it><br>
>>> > SUBJECT: Re: [EXTERNAL] RICH electronics<br>
>>> ><br>
>>> > Hi Tyler,<br>
>>> > do you know if Bob has completed the replacement of the FT?<br>
>>> > If so, the compressor could be restarted on Monday morning,<br>
>> once we<br>
>>> > are<br>
>>> > sure everything is working properly I can turn on the RICH<br>
>>> > electronics<br>
>>> > and keep it on for the night and then make the tests on Tuesday<br>
>>> > morning.<br>
>>> ><br>
>>> > As you know, we didn't have much time to optimize the working<br>
>> point<br>
>>> > of<br>
>>> > the cooling system after the RICH installation, we simply<br>
>> choose<br>
>>> > running<br>
>>> > conditions that ensure a safe operation of the detector.<br>
>>> > But these running conditions might be problematic with two RICH<br>
>>> > modules<br>
>>> > and definitely not sustainable in case of failure of one of the<br>
>> two<br>
>>> > compressors.<br>
>>> > Therefore, also in preparation of the upcoming CLAS12 data<br>
>> taking,<br>
>>> > I'm<br>
>>> > planning a visit to JLab for Dario and Sandro to try to<br>
>> optimize<br>
>>> the<br>
>>> > running conditions, and to be effective this work must be<br>
>>> coordinated<br>
>>> ><br>
>>> > with you and the DSG.<br>
>>> > The proposed dates are from October 21 to October 31. Is this<br>
>> plan<br>
>>> ok<br>
>>> ><br>
>>> > for you?<br>
>>> > Thank you,<br>
>>> > Marco<br>
>>> ><br>
>>> > Il 2019-09-18 14:12 Tyler Lemon ha scritto:<br>
>>> > > Hi Marco,<br>
>>> > ><br>
>>> > > Bob Miller has scheduled the replacement of the faulty<br>
>> pressure<br>
>>> > > transducer (PT) on the air-cooling buffer tank for next<br>
>>> Wednesday,<br>
>>> > > September 25.<br>
>>> > ><br>
>>> > > Could the tests be scheduled to start Thursday September 26?<br>
>>> > ><br>
>>> > > Best regards,<br>
>>> > > Tyler<br>
>>> > ><br>
>>> > > -------------------------<br>
>>> > ><br>
>>> > > FROM: Marco Mirazita <Marco.Mirazita@lnf.infn.it><br>
>>> > > SENT: Wednesday, September 18, 2019 4:08 AM<br>
>>> > > TO: Tyler Lemon <tlemon@jlab.org><br>
>>> > > CC: dsg-rich <dsg-rich@jlab.org>; Valery Kubarovsky<br>
>>> <vpk@jlab.org>;<br>
>>> > > marco contalbrigo <mcontalb@fe.infn.it><br>
>>> > > SUBJECT: [EXTERNAL] RICH electronics<br>
>>> > ><br>
>>> > > Hi Tyler,<br>
>>> > > the RICH electronics is off since quite a lot of time and in<br>
>>> > > preparation<br>
>>> > > of the upcoming CLAS12 running I would like to turn it on to<br>
>>> verify<br>
>>> > > that<br>
>>> > > everything is still working and eventually to take new scaler<br>
>>> > > calibration data.<br>
>>> > > I could plan this work for the beginning of the next week.<br>
>>> > > In preparation for that, we should coordinate to have all the<br>
>>> > systems<br>
>>> > ><br>
>>> > > ready. Would you be available to start the compressor for the<br>
>>> test?<br>
>>> > > Thank you,<br>
>>> > > Marco<br>
>>> ><br>
>>> > _______________________________________________<br>
>>> > Dsg-rich mailing list<br>
>>> > Dsg-rich@jlab.org<br>
>>> > <a href="https://mailman.jlab.org/mailman/listinfo/dsg-rich">https://mailman.jlab.org/mailman/listinfo/dsg-rich</a> [1] [1]<br>
>>> <br>
>>> <br>
>>> Links:<br>
>>> ------<br>
>>> [1] <a href="https://mailman.jlab.org/mailman/listinfo/dsg-rich">https://mailman.jlab.org/mailman/listinfo/dsg-rich</a> [1]<br>
>> <br>
>> _______________________________________________<br>
>> Dsg-rich mailing list<br>
>> Dsg-rich@jlab.org<br>
>> <a href="https://mailman.jlab.org/mailman/listinfo/dsg-rich">https://mailman.jlab.org/mailman/listinfo/dsg-rich</a> [1]<br>
> <br>
> --<br>
> -----------------------------------------<br>
> Dr. Eng. Sandro Tomassini<br>
> Istituto Nazionale di Fisica Nucleare<br>
> Laboratori Nazionali di Frascati<br>
> ---Research Division---<br>
> P.O.Box 13 00044 Frascati (RM) Italy<br>
> Tel. office: +39 06 9403 2919/8089<br>
> Fax: +39 06 94032256<br>
> e-mail: sandro.tomassini@lnf.infn.it<br>
> <a href="https://urldefense.proofpoint.com/v2/url?u=http-3A__www.lnf.infn.it_&d=DwICAg&c=CJqEzB1piLOyyvZjb8YUQw&r=xJvfz8d-IPB1CokOM-U5MA&m=LeYh1-D2h0XlbUuta-OnHn-XcFpX-c4974kLu_PiW6M&s=09f_h78mQcANL_tER9S2DAFQgj55M_PyvqmIViAwqg0&e=">
https://urldefense.proofpoint.com/v2/url?u=http-3A__www.lnf.infn.it_&d=DwICAg&c=CJqEzB1piLOyyvZjb8YUQw&r=xJvfz8d-IPB1CokOM-U5MA&m=LeYh1-D2h0XlbUuta-OnHn-XcFpX-c4974kLu_PiW6M&s=09f_h78mQcANL_tER9S2DAFQgj55M_PyvqmIViAwqg0&e=</a> [2]<br>
> -----------------------------------------<br>
> --<br>
> <br>
> <br>
> Links:<br>
> ------<br>
> [1] <a href="https://mailman.jlab.org/mailman/listinfo/dsg-rich">https://mailman.jlab.org/mailman/listinfo/dsg-rich</a><br>
> [2]<br>
> <a href="https://urldefense.proofpoint.com/v2/url?u=http-3A__www.lnf.infn.it_&d=DwMD-g&c=CJqEzB1piLOyyvZjb8YUQw&r=sLmN_kLNB8f_QBCYTgZaO1cK1zcpXSUHz0BQf_04bYk&m=Ks_koQB8zfdhAZpqWi1ulFQVWFGW3EuWLeBlPjTyTDs&s=sUK8i5XKeQizqnO1zVv4v1N6p7Mr7ouujo4N8w-3gRQ&e=">
https://urldefense.proofpoint.com/v2/url?u=http-3A__www.lnf.infn.it_&d=DwMD-g&c=CJqEzB1piLOyyvZjb8YUQw&r=sLmN_kLNB8f_QBCYTgZaO1cK1zcpXSUHz0BQf_04bYk&m=Ks_koQB8zfdhAZpqWi1ulFQVWFGW3EuWLeBlPjTyTDs&s=sUK8i5XKeQizqnO1zVv4v1N6p7Mr7ouujo4N8w-3gRQ&e=</a><br>
> <br>
> _______________________________________________<br>
> Dsg-rich mailing list<br>
> Dsg-rich@jlab.org<br>
> <a href="https://mailman.jlab.org/mailman/listinfo/dsg-rich">https://mailman.jlab.org/mailman/listinfo/dsg-rich</a><br>
</div>
</span></font></div>
</body>
</html>